|( 1 of 200 )|
|United States Patent||6,462,582|
|Forbes||October 8, 2002|
A logic circuit and associated method are provided to improve the switching performance of integrated circuit devices. The logic circuit includes a pass transistor logic circuit, a CMOS transistor pair connected as an inverter and having an input coupled to the output of the pass transistor logic circuit, a clocking transistor coupled between the inverter and a potential terminal to selectively enable the inverter according to a first clocking signal, and a precharge transistor coupled between the inverter output and a potential terminal to precharge the inverter output low according to a second clocking signal.
|Inventors:||Forbes; Leonard (Corvallis, OR)|
|Assignee:||Micron Technology, Inc. (Boise, ID)|
|Filed:||June 12, 2001|
|Current U.S. Class:||326/98; 326/95; 326/113; 326/17; 327/208; 327/214; 327/224|
|Intern'l Class:||H03K 019/01|
|Field of Search:||326/93,95,96,98 327/208-212,214,215,224,225|
|5841300||Nov., 1998||Murabayashi et al.||326/98.|
L.A. Glasser and D.W. Dobberpuhl, "The Design and Analysis of VLSI circuits," Addison-Wesley, Reading Massachusetts, 1985, pp. 16-20.
J.M. Rabaey, "Digital Integrated Circuits; A design perspective," Prentice Hall, Upper Saddle River, N.J., pp. 210-222, 1996.
K. Bernstein et al., "High-speed Design Styles Leverage IBM Technology Prowess," MicroNews, vol. 4, No. 3, 1998.
T. Fuse et al., "A 0.5V 200mhz 1-stage 32b ALU Using Bias Controlled SOI Pass-Gate Logic," Dig. IEE Int. Solid-State Circuits Conf., San Francisco, pp. 286-287, 1997.
K. Yano et al., "Top-Down Pass-Transistor Logic Design," IEEE J. Solid-State Circuits, vol. 31, No. 6, pp. 792-803, Jun. 1996.
K.H. Cheng et al., "A 1.2V CMOS Multiplier Using Low-Power Current Sensing Complementary Pass-Transistor Logic," Proc. Third Int. Conf. On Electronics, Circuits and Systems, Rodos, Greece, Oct., 13-16, vol. 2, pp. 1037-1040, 1996.
S.I. Kayed et al., "CMOS Differential Pass-Transistor Logic (CMOS DPTL) Predischarge Buffer Design," 13th National Radio Science Conf., Cairo, Egypt, pp. 527-534, 1996.
V.G. Oklobdzija, "Differential and Pass-Transistor CMOS Logic for High Performance Systems," Microelectronic J., vol. 29, No. 10, pp. 679-688, 1998.
S. Yamashita et al., "Pass-Transistor?CMOS Collaborated Logic: The Best of Both Worlds," Dig. Symp. On VLSI Circuits, Kyoto, Japan, Jun., 12-14, pp. 31-32, 1997.
R. Zimmerman et al., "Low-Power Logic Styles: CMOS Versus Pass Transistor Logic," IEEE J. Solid-State Circuits, vol. 32, No. 7, pp. 1079-1790, Jul. 1997.
C. Tretz et al., "Performance Comparison of Differential Static CMOS Circuit Topologies in SOI Technology," Proc. IEEE Int. SOI Conference, Oct. 5-8, FL, pp. 123-124, 1998.
L. McMurchie, S. Kio, G. Yee, T. Thorp, and C. Sechen, "Output Prediction Logic Techniques," Symp. on VLSI Circuits, Hawaii, Jun. 2000. (to be published).