![]() ![]() ![]() ![]() ![]() |
![]() ![]() ![]() ![]() ![]() |
![]() ![]() |
![]() |
( 4 of 352 ) |
United States Patent | 6,794,246 |
Forbes ,   et al. | September 21, 2004 |
One aspect disclosed herein relates to a method for forming a programmable logic array. Various embodiments of the method include forming a first logic plane and a second logic plane, each including a plurality of logic cells interconnected to implement a logical function. Forming the logic cells includes forming a horizontal substrate with a source region, a drain region, and a depletion mode channel region separating the source and the drain regions, and further includes forming a number of vertical gates located above different portions of the depletion mode channel region. At least one vertical gate is separated from the depletion mode channel region by a first oxide thickness, and at least one of the vertical gates is separated from the depletion mode channel region by a second oxide thickness. Other aspects and embodiments are provided herein.
Inventors: | Forbes; Leonard (Corvallis, OR); Ahn; Kie Y. (Chappaqua, NY) |
Assignee: | Micron Technology, Inc. (Boise, ID) |
Appl. No.: | 185155 |
Filed: | June 28, 2002 |
Current U.S. Class: | 438/257; 438/258; 438/259; 257/302; 257/314 |
Intern'l Class: | H01L 021/336 |
Field of Search: | 438/257-259,211,201 257/314-316,302-305 |
4864375 | Sep., 1989 | Teng et al. | 357/23. |
4896293 | Jan., 1990 | McElroy | 257/297. |
4926224 | May., 1990 | Redwine | 257/302. |
5006909 | Apr., 1991 | Kosa | 357/23. |
5010386 | Apr., 1991 | Groover, III | 357/42. |
5460988 | Oct., 1995 | Hong | 437/43. |
5691230 | Nov., 1997 | Forbes | 437/62. |
5696008 | Dec., 1997 | Tamaki et al. | 437/40. |
5874760 | Feb., 1999 | Burns, Jr. et al. | 257/315. |
5936274 | Aug., 1999 | Forbes et al. | 257/315. |
5952039 | Sep., 1999 | Hong | 427/79. |
5973356 | Oct., 1999 | Noble et al. | 257/319. |
5991225 | Nov., 1999 | Forbes et al. | 365/230. |
6034389 | Mar., 2000 | Burns, Jr. et al. | 257/301. |
6072209 | Jun., 2000 | Noble et al. | 257/296. |
6083793 | Jul., 2000 | Wu | 438/270. |
6114725 | Sep., 2000 | Furukawa et al. | 257/330. |
6124729 | Sep., 2000 | Noble et al. | 326/41. |
6134175 | Oct., 2000 | Forbes et al. | 365/230. |
6143636 | Nov., 2000 | Forbes et al. | 438/587. |
6150687 | Nov., 2000 | Noble et al. | 257/302. |
6153468 | Nov., 2000 | Forbes et al. | 438/257. |
6174784 | Jan., 2001 | Forbes | 438/405. |
6184549 | Feb., 2001 | Furukawa et al. | 257/302. |
6208164 | Mar., 2001 | Noble et al. | 326/41. |
6219299 | Apr., 2001 | Forbes et al. | 365/230. |
6222788 | Apr., 2001 | Forbes et al. | 365/230. |
6238976 | May., 2001 | Noble et al. | 438/259. |
6252267 | Jun., 2001 | Noble, Jr. | 257/296. |
6281054 | Aug., 2001 | Yeo | 438/149. |
6377070 | Apr., 2002 | Forbes | 326/41. |
6403494 | Jun., 2002 | Chu et al. | 438/719. |
6424001 | Jul., 2002 | Forbes et al. | 257/315. |
2002/0109138 | Aug., 2002 | Forbes | 257/51. |
Hergenrother J.M., "The Vertical Replacement-Gate (VRG) MOSFET: A 50nm Vertical MOSFET with Lithography-Independent Gate Length", IEEE, (1999), pp. 75-78. Kalavade, Pranav, et al., "A Novel sub-10 nm Transistor", 58th DRC, Device Research Conference. Conference Digest, (Jun. 19-21, 2000), 71-72. Xuan, Peiqi, et al., "60nm Planarized Ultra-thin Body Solid Phase Epitaxy Mosfets", IEEE Device Research Conference, Conference Digest 58th DRC, (Jun. 19-21, 2000), 67-68. |
![]() ![]() |
![]() ![]() ![]() ![]() ![]() |